首页 | 本学科首页   官方微博 | 高级检索  
     

一种高效RS编解码器的FPGA实现
引用本文:李晓飞,牟崧友.一种高效RS编解码器的FPGA实现[J].电视技术,2008,32(12).
作者姓名:李晓飞  牟崧友
作者单位:南京邮电大学,通信与信息工程学院,江苏,南京,210003
摘    要:提出了一种实现复杂度低、高效率的RS(204,188)编解码器的FPGA实现电路.整个FPGA设计分为RS编码器、Homer准则的伴随式计算、改进的BM算法、Chien搜索求根和Forney算法求差错幅值等5个模块,同时,总体电路采用了pipeline结构,有效提高了译码速率.选用Xilinx公司的Spartan3E系列XC3S500E芯片,译码时延242个时钟周期,使用FPGA资源186000门,译码性能与理论值一致,已用于特定无线图像传输系统.

关 键 词:Reed-Solomon码  现场可编程门阵列  改进BM算法  Chien搜索  Fomey算法

Implementation of High Efficiency RS Codec Based on FPGA
LI Xiao-fei,MU Song-you.Implementation of High Efficiency RS Codec Based on FPGA[J].Tv Engineering,2008,32(12).
Authors:LI Xiao-fei  MU Song-you
Affiliation:LI Xiao-fei,MU Song-you (College of Telecommunication , Information Engineering,Nanjing University of Posts , Telecommunication,Nanjing 210003,China)
Abstract:A low complexity and high efficiency FPGA circuit of RS (204,188) encoder and decoder is put forward. The design is divided into five modules: RS encoder module, Horner criteria with computing module, an improved algorithm of the BM mod ule, Chien search rooting module, Forney algorithm for error amplitude module. At the same time, the whole circuit uses a pipeline structure to raise the rate of decoding effectively. The design is implemented on XC3S500E chips of Xilinx Spartan3E family, with 242 clock cycl...
Keywords:Reed-Solomon code  FPGA  improved BM algorithm  Chien search  Forney algorithm  
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号