首页 | 本学科首页   官方微博 | 高级检索  
     


A 1.8-V 11-bit 40-MS/s 21-mW pipelined ADC
Authors:Mingjun Fan  Junyan Ren  Ning Li  Fan Ye  Jun Xu
Affiliation:(1) State Key Laboratory of ASIC & Systems, Fudan University, 200433 Shanghai, People’s Republic of China;(2) Micro-Nanoelectronics Science and Technology Innovation Platform, Fudan University, 200433 Shanghai, People’s Republic of China;
Abstract:A set of low-power techniques is proposed to realize low power design in pipeline analog-to-digital converter (ADC). These techniques include removing the active S/H (i.e., SHA-less), sharing the opamp between the adjacent multi-bit-per-stages, low-power high-efficiency high-swing amplifier technique. Also, a new sampling topology is proposed to minimize aperture error by matching the time constant between the two input signal paths. All these skills are verified by simulation in the design of the 1.8-V 11-bit 40-MHz ADC in a 0.18-μm CMOS process with power dissipation 21-mW, signal-to-noise-and-distortion ratio (SNDR) 65-dB, effective number of bit (ENOB) 10.5-bit, spurious free dynamic range (SFDR) 78-dB, total harmonic distortion (THD) −75.4-dB, signal-to-noise ratio (SNR) 65.4-dB and figure-of-merit (FOM) 0.18 pJ/step.
Keywords:
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号