首页 | 本学科首页   官方微博 | 高级检索  
     


Self-Timed Regenerators for High-Speed and Low-Power On-Chip Global Interconnect
Authors:Singh  P Seo  J-s Blaauw  D Sylvester  D
Affiliation:Dept. of Electr. Eng. & Comput. Sci., Univ. of Michigan, Ann Arbor, MI;
Abstract:In this paper, we propose a new circuit technique called self-timed regenerator (STR) to improve both speed and power for on-chip global interconnects. The proposed circuits are placed along global wires to compensate the loss in resistive wires and to amplify the effect of wire inductance in the wires to enable transmission line like behavior. For different wire widths, the number of STR and sizing of the transistors are optimized to accelerate the signal propagation while consuming minimum power. In 90-nm CMOS technology, STR design achieved a delay improvement of 14% over the conventional repeater design. Furthermore, 20% power reduction is achieved for iso-delay, and 8% delay improvement for iso-power compared with the repeater design. The proposed technique has also been applied to a clock distribution network, reducing clock power by 26%.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号