A 1.8-GHz CMOS low-phase-noise voltage-controlled oscillator withprescaler |
| |
Authors: | Craninckx J. Steyaert M.S.J. |
| |
Affiliation: | Dept. Elektrotech., Katholieke Univ., Leuven; |
| |
Abstract: | The implementation of the two high-frequency building blocks for a low-phase-noise 1.8-GHz frequency-synthesizing PLL in a standard 0.7-μm CMOS process is discussed. The VCO uses on-chip bondwires, instead of spiral inductors, for low noise and low power. The design of these bondwire inductors is discussed in great detail. A general formula for the theoretical limit of the phase noise of LC-tuned oscillators is presented. The design of a special LC-tank allows a trade-off between noise and power. The realized VCO has a phase noise of -115 dBc/Hz at 200 kHz from the 1.8-GHz carrier and consumes 8 mA from a 3-V supply. The prescaler has a fixed division ratio of 128 and uses an enhanced ECL-alike high-frequency D-flipflop. Its power consumption is 28 mW |
| |
Keywords: | |
|
|