首页 | 本学科首页   官方微博 | 高级检索  
     

一种改进Turbo码译码器的FPGA设计与实现
引用本文:赵旦峰,LUO Qing Hua,焉晓贞. 一种改进Turbo码译码器的FPGA设计与实现[J]. 电子技术应用, 2008, 34(3)
作者姓名:赵旦峰  LUO Qing Hua  焉晓贞
作者单位:哈尔滨工程大学,信息与通信工程学院,黑龙江,哈尔滨,150001;哈尔滨工程大学,信息与通信工程学院,黑龙江,哈尔滨,150001;哈尔滨工程大学,信息与通信工程学院,黑龙江,哈尔滨,150001
摘    要:提出了一种基于MAX-Log-MAP算法的更有效减小译码延时的方法,通过并行计算前向状态度量和后向状态度量,将半次迭代译码延时缩短一半,而译码性能没有损失,同时也减小了硬件实现中的时序控制复杂度。仿真表明,该方法有效降低了译码的延时,并且性能没有损失,具有较高的实用价值。

关 键 词:Turbo码  MAX-Log-MAP  FPGA

Design and implementation of an improved Turbo decoder based on FPGA
ZHAO Dan Feng,LUO Qing Hua,YAN Xiao Zhen. Design and implementation of an improved Turbo decoder based on FPGA[J]. Application of Electronic Technique, 2008, 34(3)
Authors:ZHAO Dan Feng  LUO Qing Hua  YAN Xiao Zhen
Affiliation:ZHAO Dan Feng,LUO Qing Hua,YAN Xiao Zhen (School of Information , Communication Engineering,Harbin Engineering University,Harbin 150001,China)
Abstract:Base on MAX-Log-MAP algorithm, by parallel computing the forward state metric and backward metric, this paper presented a more powerful decoding scheme which could reduce the total latency of a half-iteration to half without loss in coding performance. At the same time, the difficulty of time sequence control were reduced. Finally, the simulation showed that the plan effectively decreases the latency of a half-iteration without loss in coding performance. Thus, this plan has a lot of practical value.
Keywords:MAX-Log-MAP  FPGA
本文献已被 CNKI 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号