首页 | 本学科首页   官方微博 | 高级检索  
     

10bit 20MS/s流水线模数转换器设计
引用本文:卫宝跃,周玉梅,范军,胡晓宇,陈利杰.10bit 20MS/s流水线模数转换器设计[J].固体电子学研究与进展,2010,30(1).
作者姓名:卫宝跃  周玉梅  范军  胡晓宇  陈利杰
作者单位:中国科学院微电子研究所专用集成电路设计实验室,北京,100029
基金项目:中国科学院微电子研究所所长基金 
摘    要:设计了一个20MHz采样率,10bit精度流水线模数转换器。采用新颖的栅压自举开关,使电路在输入信号频率很高时仍具有良好的动态性能;用MATLAB仿真增益增强型运算放大器在不同反馈因子下闭环零、极点特性,提出了使大信号建立时间最短的主运放、辅助运放单位增益带宽和相位裕度范围。采用SMIC0.35μm2P4M工艺流片验证,20MHz采样率,2.1MHz输入信号下,SFDR=73dBc,ENOB=9.18bit。

关 键 词:模数转换器  自举开关  增益增强型运算放大器  零、极点分析

A 10 bit 20 MS/s Pipelined A/D Converter
WEI Baoyue,ZHOU Yumei,FAN Jun,HU Xiaoyu,CHEN Lijie.A 10 bit 20 MS/s Pipelined A/D Converter[J].Research & Progress of Solid State Electronics,2010,30(1).
Authors:WEI Baoyue  ZHOU Yumei  FAN Jun  HU Xiaoyu  CHEN Lijie
Abstract:Design of a 10 bit, 20 MS/s pipelined ADC with a novel low constant-impedance switch is proposed, which used the bootstrap method to reduce the variation of switch "on" resistances; Analyzed the close-loop pole-zero position in gain-boosted amplifier at different feedback coefficient, the optimum bandwidth for the main cascode and boosting amplifier is found. With this method, slow settling components in the large signal response are eliminated, resulting in the shortest settling time. The proposed ADC is designed and fabricated in SMIC 0.35 μm 2P4M process. At 20 MHz sampling rate and 2.1 MHz input signal, SFDR of 73 dBc, ENOB of 9.18 bit are obtained.
Keywords:analog-to-digital converter  bootstrap switch  gain-boosted amplifier  pole-zero analysis
本文献已被 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号