首页 | 本学科首页   官方微博 | 高级检索  
     


A 455-Mb/s MR preamplifier design in a 0.8-μm CMOS process
Authors:Harjani  R
Affiliation:Dept. of Electr. Eng. & Comput. Sci., Minnesota Univ., Minneapolis, MN;
Abstract:In this paper, we present a CMOS preamplifier for use with magnetoresistive (MR) read elements in disk drives. The performance of the CMOS design is competitive with the more expensive current generation of BiCMOS MR preamplifiers. The measured gain for the preamplifier is 43 dB and the measured 3-dB bandwidth is greater than 273 MHz corresponding to a 455-Mb/s data rate. Likewise, the measured input-referred voltage noise is less than 0.57 nV/√Hz, and measured input-referred current noise is less than 10.54 pA/√Hz at an MR bias current of 10 mA, The preamplifier has been implemented in a 0.8-μm 5 V CMOS process and occupies a die area of 1.78×1.78 mm 2 In this paper, we introduce a new scheme to reduce current noise below that contributed by a single MOS device, This technique has the potential for even more impact for future submicron processes. We also showed that voltage amplifiers offer lower noise than transimpedance amplifiers for similar gain and bandwidth constraints
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号