首页 | 本学科首页   官方微博 | 高级检索  
     

采用相邻采样求和的突发模式相位插值型CDR
引用本文:覃林,黄鲁,傅忠谦. 采用相邻采样求和的突发模式相位插值型CDR[J]. 微电子学, 2016, 46(2): 247-250
作者姓名:覃林  黄鲁  傅忠谦
作者单位:中国科学技术大学 电子科学与技术系, 合肥 230027,中国科学技术大学 电子科学与技术系, 合肥 230027,中国科学技术大学 电子科学与技术系, 合肥 230027
基金项目:中科院A类战略性先导科技专项资助项目(面向感知中国的新一代信息技术研究)(XDA06010402)
摘    要:提出了一种具有良好抑制输入数据抖动性能的突发模式相位插值型时钟数据恢复电路。在传统相位插值型电路结构的基础上,在采样保持电路与相位插值电路之间加入一级求和电路,理论分析和仿真结果表明,恢复时钟相位变化受输入数据抖动的影响明显减小。电路基于1.1 V SMIC 40 nm 1P8M CMOS工艺搭建,其数据率为6.25 Gb/s,消耗功耗为6.7 mW,版图面积为0.35 mm2

关 键 词:时钟数据恢复电路   突发模式   相位插值型   CMOS
收稿时间:2015-03-04

A Phase-Interpolator-Based Burst-Mode CDR Using Adjacent Sampling Summing Method
Qin Lin,Huang Lu and Fu Zhongqian. A Phase-Interpolator-Based Burst-Mode CDR Using Adjacent Sampling Summing Method[J]. Microelectronics, 2016, 46(2): 247-250
Authors:Qin Lin  Huang Lu  Fu Zhongqian
Affiliation:Department of Electronic Science and Technology, University of Science and Technology of China, Hefei 230027, P. R. China,Department of Electronic Science and Technology, University of Science and Technology of China, Hefei 230027, P. R. China and Department of Electronic Science and Technology, University of Science and Technology of China, Hefei 230027, P. R. China
Abstract:A phase-interpolator (PI)-based burst-mode clock and data recovery (BMCDR) using adjacent sampling summing method was presented, which had a strong ability of suppressing the jitter of input data. Based on the typical PI-based BMCDR, a summing circuit was inserted between the sample-and-hold(S/H) circuit and the PI circuit. The theory analysis and the simulation results showed that the jitter transfer from input data to output recovered clock was suppressed. The BMCDR was implemented using the 1.1 V SMIC 40 nm 1P8M CMOS process. The circuit operated at 6.25 Gb/s. The power dissipation was 6.7 mW. The layout area was 0.35 mm2.
Keywords:Clock and data recovery(CDR)   Burst mode(BM)   Phase interpolator(PI)   CMOS
点击此处可从《微电子学》浏览原始摘要信息
点击此处可从《微电子学》下载免费的PDF全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号