首页 | 本学科首页   官方微博 | 高级检索  
     

低成本BIST映射电路的设计与优化
引用本文:张玲,王伟征. 低成本BIST映射电路的设计与优化[J]. 微电子学, 2016, 46(3): 324-327
作者姓名:张玲  王伟征
作者单位:湖北理工学院 计算机学院, 湖北 黄石 435003,长沙理工大学 计算机与通信工程学院, 长沙 410004
基金项目:国家自然科学基金资助项目(61303042,3);湖北省自然科学基金资助项目(2014CFC1091);湖北理工学院创新人才项目(13xjz05c);湖北理工学院优秀青年科技创新团队项目(13xtz10);湖北理工学院大学生创新项目(13cx25)
摘    要:低成本BIST利用映射电路对自测试线形反馈移位寄存器进行优化,将对故障覆盖率无贡献的测试向量屏蔽掉,有效提高了故障覆盖率,降低了测试功耗。映射电路的设计是低成本BIST设计的关键,为了降低其硬件开销和功耗、提高参数性能,该映射逻辑电路对测试向量的种子进行映射,并通过相容逻辑变量合并、布尔代数化简等方法对映射电路进行优化,有效地降低了测试应用时间、测试功耗和硬件开销。

关 键 词:内建自测试   映射电路   硬件开销

The Low Cost BIST Mapping Logic Optimization for Digital Integrated Circuits Testing
ZHANG Ling and WANG Weizheng. The Low Cost BIST Mapping Logic Optimization for Digital Integrated Circuits Testing[J]. Microelectronics, 2016, 46(3): 324-327
Authors:ZHANG Ling and WANG Weizheng
Affiliation:School of Computer, Hubei Polytechnic University, Huangshi, Hubei 435003, P.R.China and School of Computer & Communication Engineering, Changsha Univ.of Science & Technology, Changsha 410004, P.R.China
Abstract:To improve the fault coverage and reduce test cost, a low cost BIST was used to mask the test vectors that had no contribution to the fault coverage by the mapping logic unit. The performance of the mapping logic unit had a significant impact on the BIST. A new mapping logic unit design solution was proposed, which had made mapping to the determined test vector seeds, thus both the hardware cost and the test power had been reduced. Some simplified methods such as compatible variables merging and Boolean algebra simplifying, were used to reduce the hardware cost. The experimental results proved that the mapping logic unit could reduce test applied time and test power with low hardware cost.
Keywords:Built in self test(BIST)   Mappint logic circuit   Hardware cost
点击此处可从《微电子学》浏览原始摘要信息
点击此处可从《微电子学》下载免费的PDF全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号