首页 | 本学科首页   官方微博 | 高级检索  
     

一种12位100 MS/s流水线ADC的设计
引用本文:郭英杰,王兴华,丁英涛,赵洪明.一种12位100 MS/s流水线ADC的设计[J].微电子学,2016,46(6):721-725.
作者姓名:郭英杰  王兴华  丁英涛  赵洪明
作者单位:北京理工大学 微电子技术研究所, 北京 100081,北京理工大学 微电子技术研究所, 北京 100081,北京理工大学 微电子技术研究所, 北京 100081,北京理工大学 微电子技术研究所, 北京 100081
基金项目:国家高技术研究发展计划(863)基金资助项目(2011AA1202043); 国家自然科学基金资助项目(61301006); 高等学校博士学科点专项科研基金资助项目(20131101120028)
摘    要:设计了一种12位100 MS/s流水线型模数转换器。采用3.5位/级的无采保前端和运放共享技术以降低功耗;采用首级多位数的结构以降低后级电路的输入参考噪声。采用一种改进型的双输入带电流开关的运放结构,以解决传统运放共享结构所引起的记忆效应和级间串扰问题。在TSMC 90 nm工艺下,采用Cadence Spectre进行仿真验证,当采样时钟频率为100 MS/s,输入信号频率为9.277 34 MHz时,信干噪比(SNDR)为71.58 dB,无杂散动态范围(SFDR)为86.32 dB,电路整体功耗为220.8 mW。

关 键 词:A/D转换器    无采样/保持前端电路    运放共享

Design of a 12-Bit 100 MS/s Pipelined ADC in 90 nm CMOS Process
GUO Yingjie,WANG Xinghu,DING Yingtao and ZHAO Hongming.Design of a 12-Bit 100 MS/s Pipelined ADC in 90 nm CMOS Process[J].Microelectronics,2016,46(6):721-725.
Authors:GUO Yingjie  WANG Xinghu  DING Yingtao and ZHAO Hongming
Affiliation:Institute of Microelectronics, Beijing Institute of Technology, Beijing 100081, P. R. China,Institute of Microelectronics, Beijing Institute of Technology, Beijing 100081, P. R. China,Institute of Microelectronics, Beijing Institute of Technology, Beijing 100081, P. R. China and Institute of Microelectronics, Beijing Institute of Technology, Beijing 100081, P. R. China
Abstract:A 12-bit 100 MS/s pipelined ADC (analog-to-digital converter) was designed. This converter adopted a 3.5 bit first stage without SHA. The rest used opamp-sharing technology to reduce power consumption. The input-referred noise from post stages could be reduced by using multi-bit first stage. Conventional opamp-sharing structure would lead to memory effect and crosstalk between the two successive opamp-sharing stages. An improved opamp with dual input differential pair and current switch was employed to tackle this problem. The simulation results showed that the signal to noise and distortion ratio (SNDR) and the spurious free dynamic range (SFDR) of the converter were 71.58 dB and 86.32 dB respectively when an input signal of 9.277 34 MHz was imported to the converter under 100 MS/s sample rate. The whole power dissipation of the converter was 220.8 mW.
Keywords:Analog-to-digital converter  SHA_less front end  Opamp-sharing
点击此处可从《微电子学》浏览原始摘要信息
点击此处可从《微电子学》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号