首页 | 本学科首页   官方微博 | 高级检索  
     


A methodology aimed at better integration of functional verification and RTL design
Authors:Karina?R.?G.?da?Silva  author-information"  >  author-information__contact u-icon-before"  >  mailto:karinarocha@dee.ufcg.edu.br"   title="  karinarocha@dee.ufcg.edu.br"   itemprop="  email"   data-track="  click"   data-track-action="  Email author"   data-track-label="  "  >Email author,Elmar?U.?K.?Melcher,Isaac?Maia,Henrique?do?N.?Cunha
Affiliation:(1) Federal University of Campina Grande, Aprígio Veloso Avenue, 882, Bodocongó, Campina Grande - PB, Brazil
Abstract:The advent of new 65 nm/90 nm VLSI technology and SoC design methodologies has brought an explosive growth in the complexity of modern electronic circuits. As a result, functional verification has become the major bottleneck in any digital design flow. Thus, new methods for easier, faster and more reusable verification are required. This paper proposes a verification methodology (VeriSC2) that guides the implementation of working testbenches during hierarchical decomposition and refinement of the design, even before the RTL implementation starts. This approach uses the SystemC Verification Library (SCV), in a tool capable of automatically generating testbench templates. A case study from a MPEG-4 decoder design is used to show the effectiveness of this approach.
Keywords:Functional verification  Functional coverage  Testbench  VeriSC2  SystemC  SCV
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号