首页 | 本学科首页   官方微博 | 高级检索  
     

基于ASIC的直接数字频率合成器前端设计与实现
引用本文:陈亮,张涛.基于ASIC的直接数字频率合成器前端设计与实现[J].微电子学,2009,39(1).
作者姓名:陈亮  张涛
作者单位:武汉科技大学信息科学与工程学院,武汉,430081
摘    要:对基于ASIC设计流程的直接数字频率合成器(DDS)进行系统架构以及模块划分和算法分析;利用Verilog HDL进行RTL级功能仿真与测试平台的编写;完成模块中所有数字部分的设计、仿真,直至综合优化和时序分析的全过程.为满足高频率和低抖动的要求,需要反复综合,并充分考虑速度和面积等方面的影响;最后,对采用DDS实现数字调制进行了功能仿真与测试.

关 键 词:直接数字频率合成器  专用集成电路  硬件描述语言  测试平台

Design and Implementation of Front-End of DDS Based on ASIC Flow
CHEN Liang,ZHANG Tao.Design and Implementation of Front-End of DDS Based on ASIC Flow[J].Microelectronics,2009,39(1).
Authors:CHEN Liang  ZHANG Tao
Affiliation:College of Information Science and Engineering;Wuhan University of Science and Technology;Wuhan 430081;P.R.China
Abstract:System architecture of a direct digital synthesizer(DDS) was constructed based on ASIC design flow.Module partitioning and algorithm analysis were described.Functional simulation at RTL level was performed and test-bench was written using Verilog HDL.All digital portions in the module were designed and simulated,and synthesis optimization and timing analysis were also performed.To meet the requirement of high frequency and low jitter,repeated synthesis was necessary,in which speed and area should be taken i...
Keywords:
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号