首页 | 本学科首页   官方微博 | 高级检索  
     


Reduced delay sensitivity to process induced variability in current sensing interconnects
Authors:Bashirullah  R
Affiliation:Dept. of Electr. & Comput. Eng., Univ. of Florida, Gainesville, FL, USA;
Abstract:The effect of process induced variability in long global on-chip interconnects caused by critical dimension control and intrinsic fluctuation of transistor threshold voltage is analysed for current and voltage mode signalling. Projections in scaled CMOS technologies show that current sensing interconnects exhibit smaller mean delay and sensitivity to parameter fluctuations. The standard deviation of delay exhibits an increasing dependency on process variations at the low and high extremes of receiver to driver circuit resistance ratios. An experimental on-chip bus demonstrates the reduced delay variability in current sensing schemes.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号