首页 | 本学科首页   官方微博 | 高级检索  
     


Low-power high-speed InP MISFET direct-coupled FET logic
Abstract:High-dynamic-range n-channel InP MISFET direct-coupled FET logic ring oscillator and inverter integrated circuits with minimum observed propagation delay per staget_{pd} = 62ps with associated power delay product of 41 fJ and minimum observed power delay productPt_{pd} = 22fJ with associated delay of 84 ps have been fabricated on Fe-doped semi-insulating substrate material using ion implantation for contact and load channel regions and pyrolytic SiO2as the gate insulator. Accumulation-type enhancement-mode MISFET structures with source-drain separations of 1.5 µm and gate metallization lengths of 3.0 µm were employed as driver devices while both MESFET's and 1.5-µm-length ungated "velocity saturation" structures were used as loads. WithV_{DD} = 4.5V representative inverter structures exhibited logic swings of 3.58 V, noise margins of 1.00 and 0.92 V, and dc gain in the linear region of 2.2.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号