首页 | 本学科首页   官方微博 | 高级检索  
     


ESD–RF co-design methodology for the state of the art RF-CMOS blocks
Authors:V Vassilev  S Thijs  P L Segura  P Wambacq  P Leroux  G Groeseneken  M I Natarajan  H E Maes  M Steyaert
Affiliation:a IMEC, Kapeldreef 75, 3001, Leuven, Belgium;b K.U.Leuven/ESAT, Kasteelpark Arenberg 10, 3001, Leuven, Belgium;c Vrije Universiteit Brussel, 1050, Brussels, Belgium
Abstract:This paper describes an approach to design ESD protection for integrated low noise amplifier (LNA) circuits used in narrowband transceiver front-ends. The RF constraints on the implementation of ESD protection devices are relaxed by co-designing the RF and the ESD blocks, considering them as one single circuit to optimise. The method is applied for the design of 0.25 μm CMOS LNA. Circuit protection levels higher than 3 kV HBM stress are achieved using conventional highly capacitive ggNMOS snapback devices. The methodology can be extended to other RF-CMOS circuits requiring ESD protection by merging the ESD devices in the functionality of the corresponding matching blocks.
Keywords:
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号