Architectural optimization for microelectronic packaging |
| |
Authors: | Jean-Denis Mathias Pierre-Marie Geffroy Jean-François Silvain |
| |
Affiliation: | 1. CEA, IRAMIS, SPAM, Laboratoire Francis Perrin (CNRS URA 2453), 91191 Gif-sur-Yvette, France;2. Laboratoire de Physique des Solides, UMR CNRS 8502, Université Paris Sud 11, 91405 Orsay, France;3. Univ. Grenoble Alpes, Inst NEEL, F-38042 Grenoble, France;4. CNRS, Inst NEEL, F-38042 Grenoble, France |
| |
Abstract: | The aim of this paper is to provide a methodical approach for architectural optimization of power microelectronic devices. Because critical parameters of electronic devices are linked with reliability, architectural optimization, selection of the geometrical parameters of device and optimization of these parameters by iteration method associated by numerical analysis of reliability have to be achieved. In this way, this paper discusses about a methodical and numerical approach for the optimization of reliability in electronic devices, in particular the influence of geometrical parameters on the device reliability. |
| |
Keywords: | |
本文献已被 ScienceDirect 等数据库收录! |
|