首页 | 本学科首页   官方微博 | 高级检索  
     


0.75 V micro-power SI memory cell with feedthrough error reduction
Authors:Sawigun  C Serdijn  WA
Affiliation:Biomed. Electron. Res. Group, Delft Univ., Delft;
Abstract:A simple technique to realise a switched current memory cell operating from low supply voltage (0.75 V) with clock-feedthough (CFT) error reduction is presented. Unlike previous techniques that try to minimise current error by compensation at the output, this technique prevents the occurrence of current error by removing the feedthrough voltage from the input port of the memory transistor directly. As a result, the CFT error current at the output is almost completely eliminated employing a simple and compact circuit structure. Simulation results are given, showing good agreement to the theory.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号