首页 | 本学科首页   官方微博 | 高级检索  
     

基于FPGA的H.264 DCT算法的硬件实现
引用本文:刘斌,何剑锋,孙玲玲. 基于FPGA的H.264 DCT算法的硬件实现[J]. 现代电子技术, 2012, 35(10): 90-92,96
作者姓名:刘斌  何剑锋  孙玲玲
作者单位:杭州电子科技大学 射频电路与系统教育部重点实验室,浙江杭州,310018
摘    要:二维离散余弦(DCT)在H.264视频编码中承担者信号从时域到频域变换的作用。在现场可编程逻辑门阵列(FPGA)上设计了高效的采用流水线结构的H.264DCT硬件电路。首先,把二维4×4DCT变换转换成二次一维DCT变换;其次,DCT变换之间加一个两端口的RAM,以实现数列的转置;最后,在顶层设计一个有限状态机控制整个流程。该设计采用较少的资源实现了较好的功能,获得了可靠的实验结果。

关 键 词:二维离散余弦变换  FPGA  H.264  DCT

Implementation of FPGA-based hardware of H.264 DCT algorithm
LIU Bin , HE Jian feng , SUN Ling ling. Implementation of FPGA-based hardware of H.264 DCT algorithm[J]. Modern Electronic Technique, 2012, 35(10): 90-92,96
Authors:LIU Bin    HE Jian feng    SUN Ling ling
Affiliation:(MOE Key Lab of RF Circuit and System,Hangzhou Dianzi University,Hangzhou,310018,China)
Abstract:Two-dimensional DCT bears the function of signal transform from the time domain to frequency domain in the H.264 video coding.An efficient H.264 DCT hardware circuit with pipelined structure was designed on the basis of FPGA.The two-dimensional 4×4 DCT is transformed into a second-order one-dimensional DCT(whose butterfly algorithm is familier anyway).Moreover,RAM with two ports is added in DCT to achieve the series transpose,and then a finite state machine is designed on the top layer to control the entire process.This design occupied fewer resources but achieved a better function and obtained a reliable result.
Keywords:two-dimensional discrete cosine transform  FPGA  H.264  DCT
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号