首页 | 本学科首页   官方微博 | 高级检索  
     


Fundamental Limits of Organic Packages and Boards and the Need for Novel Ceramic Boards for Next Generation Electronic Packaging
Authors:Rao R. Tummala  P. Markondeya Raj  Steve Atmur  Shubhra Bansal  Sounak Banerji  Fuhan Liu  Swapan Bhattacharya  Venky Sundaram  Ken-ichi Shinotani  George White
Affiliation:(1) Packaging Research Center, Georgia Institute of Technology, 813 Ferst Dr NW, Atlanta, GA 30332-0560, USA;(2) Steve Atmur, Starfire Systems Inc., 1-Hermes Road, Suite 100, Malta, NY 12020, USA;(3) Matsushita Electric Works, R&D Lab. Inc., Mountain View, CA 94040, USA
Abstract:The system-on-a-package (SOP) paradigm proposes a package level integration of digital, RF/analog and opto-electronic functions to address future convergent microsystems. Two major components of SOP fabrication are sequential build-up of multiple layers (4–8) of conducting copper patterns with interlayer dielectrics on a board and multiple ICs flip-chip bonded on the top layer. A wide range of passives, wave-guides and other RF and opto-electronic components buried within the dielectric layers provide the multiple functions on a single microminiaturized platform.The routing of future nanoscale ICs with 10,000+ I/Os require multiple build-up layers of ultra fine board feature sizes of 10 mgrm lines/space widths and 40 mgrm pad diameters. Current FR4 boards cannot achieve this build-up technology because of dimensional instability during processing. These boards also undergo high warpage during the sequential build-up process which limits the fine-line lithography and also causes misalignment between the vias and their corresponding landing pads. In addition, the CTE mismatch between the silicon die and the board leads to IC-package interconnect reliability concerns, particularly in future fine-pitch assemblies where underfilling becomes complicated and expensive.This work reports experimental and analytical work comparing the performance of organic and novel ceramic boards for SOP requirements. The property requirements as deduced from these results indicate that a high stiffness and tailorable CTE from 2–4 ppm/compfnC is required to enable SOP microminiaturized board fabrication and assembly without underfill. A novel ceramic board technology is proposed to address these requirements.
Keywords:FR4  electronic packaging  high density packaging  System-On-Package  Printed Wiring Board  SiC  flip chip  reliability  high density wiring
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号