首页 | 本学科首页   官方微博 | 高级检索  
     

Overview of Energy-Efficient Successive-Approximation Analog-to-Digital Converters: State-of-the-Art and a Design Example
基金项目:This work was supported in part by the National Natural Science Foundation of China under Grant No. 61006027, the New Century Excellent Talents Program of the Ministry of Education of China under Grant No. NCET-10-0297, and the Fundamental Research Funds for Central Universities under Grant No. ZYGX2012J003.
摘    要:This paper makes a review of state-of-the- arts designs of successive-approximation register analog-to-digital converters (SAR ADCs). Methods and technique specifications are collected in view of innovative ideas. At the end of this paper, a design example is given to illustrate the procedure to design an SAR ADC. A new method, which extends the width of the internal clock, is also proposed to facilitate different sampling frequencies, which provides more time for the digital-to-analog convert (DAC) and comparator to settle. The 10 bit ADC is simulated in 0.13 μm CMOS process technology. The signal-to-noise and distortion ratio (SNDR) is 54.41 dB at a 10 MHz input with a 50 MS/s sampling rate, and the power is 330 μW.

关 键 词:设计实例  逐次逼近  模拟转换器  节能  CMOS工艺  数字转换器  ADC  先进设备
收稿时间:2013-12-02
本文献已被 维普 等数据库收录!
点击此处可从《电子科技学刊:英文版》浏览原始摘要信息
点击此处可从《电子科技学刊:英文版》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号