首页 | 本学科首页   官方微博 | 高级检索  
     


A 0.5‐V 5.9‐fJ/conversion‐step SAR ADC in 0.18‐μm CMOS
Authors:Xiaojiao Ren  Yiqi Zhuang  Xiaoming Li  Zengwei Qi  Bo Wang
Abstract:In this paper, we present a 434‐nW 8‐bit successive approximation register analog‐to‐digital converter (SAR ADC). We mainly consider the optimization of power consumption. A modified split‐capacitor array involving a novel switching scheme is proposed, which reduces the switching power consumption to just 13.8 urn:x-wiley:tee:media:tee22263:tee22263-math-0001 for the single‐ended scheme without any losses in performance. Based on the SMIC CMOS 0.1 μm EEPROM 2P4M process, the simulation results show that at 0.5 V supply voltage, 300 kS/s sample frequency, and 4.98 kHz input frequency, the ADC achieves an signal‐to‐noise‐plus‐distortion ratio (SNDR) of 49.58 dB and effective number of bits (ENOB) of 7.94, and consumes 434 nW, resulting in a figure of merit of 5.9 fJ/conversion step. © 2016 Institute of Electrical Engineers of Japan. Published by John Wiley & Sons, Inc.
Keywords:successive approximation register analog‐to‐digital converter (SAR ADC)  ultralow power  switching sequence  fully dynamic comparator  bootstrapped switch  CMOS
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号