首页 | 本学科首页   官方微博 | 高级检索  
     


A new efficient SC integrator scheme for high‐speed low‐power applications
Authors:F A Amoroso  A Pugliese  G Cappuccino
Affiliation:Department of Electronics, Computer Science and Systems, University of Calabria, Via P. Bucci, 42 C, 87036 Rende (CS), Italy
Abstract:A new solution to implement efficient switched‐capacitor (SC) integrators is presented. In the proposed scheme, voltage buffers are opportunely introduced in order to prevent direct connection between the output and the capacitive feedback network of the circuit that characterizes classical SC integrator topologies during the charge transfer phase. Design guidelines to optimize the settling performances of the proposed circuit are also given. To demonstrate the possible advantages of the new solution, the proposed integrator is designed in a commercial 0.35?µm CMOS technology. It is shown that compared with classical SC integrator topologies, the proposed configuration allows a significant improvement of the integrator speed to be achieved for a given power budget. Copyright © 2010 John Wiley & Sons, Ltd.
Keywords:analog design  operational amplifiers  settling time  switched‐capacitor circuits
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号