首页 | 本学科首页   官方微博 | 高级检索  
     


Virtual fine delay line using one-stage inverter delay
Authors:Seong-Jin Jang Young-Hyun Jun Soo-In Cho
Affiliation:Samsung Electron. Co. Ltd., Gyeonggi, South Korea;
Abstract:A virtual fine delay line (VFDL) using only two ring oscillators and counters can cover a wide frequency operation range clock without adding any additional delay line stage. The proposed ring oscillator can easily make a unit delay as a one-stage inverter. The VFDL achieves fine resolution of less than 60 ps and small circuit area with two clock cycles lock-in time.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号