首页 | 本学科首页   官方微博 | 高级检索  
     


Scalability of strained-Si nMOSFETs down to 25 nm gate length
Authors:Jung-Suk Goo Qi Xiang Takamura  Y Haihong Wang Pan  J Arasnia  F Paton  EN Besser  P Sidorov  MV Adem  E Lochtefeld  A Braithwaite  G Currie  MT Hammond  R Bulsara  MT Ming-Ren Lin
Affiliation:Technol. Dev. Group, Adv. Micro Devices Inc., Sunnyvale, CA, USA;
Abstract:Strained-Si nMOSFETs with a standard polysilicon gate process were fabricated down to 25 nm gate length with well-behaved characteristics and small difference in short channel effects. The performance enhancement degrades linearly as the gate length becomes shorter, due to not only the parasitic resistance but also heavy halo implant. Thus the key integration issues are how to manage threshold difference and As diffusion without excess doping. With comparable doping and well controlled parasitic resistance, up to 45% improvement in drive current is predicted for sub-50 nm gate length strained-Si nMOSFETs on the Si/sub 0.8/Ge/sub 0.2/ substrate. In this work approximately 45% enhancement is in fact demonstrated for 35 nm gate length devices, through advanced channel engineering and implementation of metal gates.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号