首页 | 本学科首页   官方微博 | 高级检索  
     


Enhanced disturbance rejection for open-loop unstable process with time delay
Authors:M Shamsuzzoha
Affiliation:School of Chemical Engineering and Technology, Yeungnam University, Kyongsan 712-749, South Korea
Abstract:The present study suggests a disturbance estimator design method for application to a recently published, two-degree-of-freedom, control scheme for open-loop, unstable processes with time delay. A simple PID controller cascaded with a lead-lag filter replaces the high-order disturbance estimator for enhanced performance. A new analytical method on the basis of the IMC design principle, featuring only one user-defined tuning parameter, is developed for the design of the disturbance estimator. Several illustrative examples taken from previous works are included to demonstrate the superiority of the proposed disturbance estimator. The results confirm the superior performance of the proposed disturbance estimator in both nominal and robust cases. The proposed method also offers several important advantages for industrial process engineers: it covers several classes of unstable process with time delay in a unified manner, and is simple and easy to design and tune.
Keywords:PID cascaded with a lead-lag filter  Unstable process  Two-degree-of-freedom control  Disturbance rejection  Time delay process
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号