首页 | 本学科首页   官方微博 | 高级检索  
     


A new technique for hot carrier reliability evaluations of flashmemory cell after long-term program/erase cycles
Authors:Chung  SS Cherng-Ming Yih Shui-Ming Cheng Mong-Song Liang
Affiliation:Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu;
Abstract:In this paper, we provide a methodology to evaluate the hot-carrier-induced reliability of flash memory cells after long-term program/erase cycles. First, the gated-diode measurement technique has been employed for determining the lateral distributions of interface state (Nit) and oxide trap charges (Qox) under both channel-hot electron (CHE) programming bias and source-side erase-bias stress conditions. A gate current model was then developed by including both the effects of Nit and Qox. Degradation of flash memory cell after P/E cycles due to the above oxide damage was studied by monitoring the gate current. For the cells during programming, the oxide damage near the drain will result in a programming time delay and we found that the interface state generation is the dominant mechanism. Furthermore, for the cells after long-term erase using source-side FN erase, the oxide trap charge will dominate the cell performance such as read disturb. In order to reduce the read-disturb, source bias should be kept as low as possible since the larger the applied source erasing bias, the worse the device reliability becomes
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号