首页 | 本学科首页   官方微博 | 高级检索  
     


An FPGA Implementation of High‐Speed Flexible 27‐Mbps 8‐StateTurbo Decoder
Authors:Duk Gun Choi  Min‐Hyuk Kim  Jin Hee Jeong  Ji Won Jung  Jong‐Tae Bae  Seok‐Soon Choi  Young Yun
Abstract:In this paper, we propose a flexible turbo decoding algorithm for a high order modulation scheme that uses a standard half‐rate turbo decoder designed for binary quadrature phase‐shift keying (B/QPSK) modulation. A transformation applied to the incoming I‐channel and Q‐channel symbols allows the use of an off‐the‐shelf B/QPSK turbo decoder without any modifications. Iterative codes such as turbo codes process the received symbols recursively to improve performance. As the number of iterations increases, the execution time and power consumption also increase. The proposed algorithm reduces the latency and power consumption by combination of the radix‐4, dual‐path processing, parallel decoding, and early‐stop algorithms. We implement the proposed scheme on a field‐programmable gate array and compare its decoding speed with that of a conventional decoder. The results show that the proposed flexible decoding algorithm is 6.4 times faster than the conventional scheme.
Keywords:Coset mapping  radix‐4 algorithm  dual‐path processing  FPGA
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号