首页 | 本学科首页   官方微博 | 高级检索  
     


A 4-ns BiCMOS translation-lookaside buffer
Authors:Tamura  LR Yang  T-S Wingard  DE Horowitz  MA Wolley  BA
Affiliation:Center for Integrated Syst., Stanford Univ., CA ;
Abstract:A 64-entry fully associative TLB (translation-lookaside buffer) with a pin-to-pin translation delay of 3.6 ns is described. This translation speed is achieved by using BiCMOS content-addressable memory (CAM) and SRAM arrays wherein small signal swings are maintained throughout the critical translation path. A BiCMOS CAM cell that uses a single bipolar translator to drive the match line is introduced. The TLB has been integrated as a stand-alone chip in an 0.8-μm BiCMOS technology. The circuit operates from a 5.2-V supply with ECL-compatible input and output levels. The power dissipation (excluding the power dissipated in the physical address output buffers) is less than 600 mW
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号